San Jose, United States – Cadence Design Systems, Inc., is announcing that Cadence IP for GDDR6 is silicon proven on TSMC’s N5 process technology, exceeding Cadence’s previous 16Gbps designs. Targeted for very high-bandwidth memory applications, including hyperscale computing, 5G communications, automotive and consumer, the GDDR6 IP consists of Cadence PHY and controller design IP and Verification IP (VIP).
GDDR6 is particularly well suited for the memory interface in artificial intelligence/machine learning (AI/ML) chips, which are proliferating due to the growing number of AI inferencing applications. Customers can speed development and reduce risk when using Cadence and TSMC technologies to design these chips that connect to GDDR6 memory.
The Cadence IP for GDDR6 at TSMC N5 operating at 22Gbps offers more than 2X the data rate of other latest generation standards like DDR5 and LPDDR5 and is 37% faster than Cadence’s previous 16Gbps designs. An improved architecture allows up to 22Gbit/sec bandwidth per pin 704Gbit/sec per chip across the full range of operating conditions, with low operational power and idle power as well as a low bit-error rate (BER) for higher reliability and greater bandwidth. The corresponding GDDR6 controller IP offers a variety of performance and reliability features derived from Cadence’s DDR controller designs.
“Cadence’s latest GDDR6 IP on TSMC’s N5 process technology has achieved a significant performance boost in silicon compared with Cadence’s previous solutions in TSMC N7, N6 and 12nm FinFET Compact (12FFC) processes,” says Dan Kochpatcharin, head of design infrastructure management division at TSMC. “This result of our latest collaboration combining Cadence’s leading IP solutions with TSMC’s advanced process technology enables new chips in AI/ML, hyperscale, and other computationally intense applications.”
“Cadence is committed to expanding our IP portfolio to address our customers’ evolving design requirements. Customers can now capitalise on the higher bandwidth offered by the Cadence Design IP for GDDR6 on TSMC’s N5 process technology with the utmost confidence,” says Sanjive Agarwala, corporate vice president and general manager of the IP group at Cadence. “The improved PHY and controller design IP for GDDR6 with DRAM data rates at 22Gbps in the TSMC N5 process is the fastest of the GDDR6 family of IP in advanced TSMC nodes.”
The GDDR6 IP supports the Cadence intelligent system design strategy, which enables advanced-node system-on-chip (SoC) design excellence. For more information on the Cadence IP for GDDR6, please visit Cadence.
Follow us and Comment on Twitter @TheEE_io